国产精品白丝啪啪91-国产精品亚洲精品日韩已满-极品少妇露出大乳高潮-欧美日韩大陆精品视频

雙極性晶體管

二極管

ESD保護、TVS、濾波和信號調(diào)節(jié)ESD保護

MOSFET

氮化鎵場效應晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應用認證產(chǎn)品(AEC-Q100/Q101)

74LVCH16373ADGG-Q100

16-bit D-type transparent latch with 5 V tolerant inputs?/?outputs; 3-state

The 74LVC16373A-Q100 and 74LVCH16373A-Q100 are 16-bit D-type transparent latches with 3-state outputs. The devices can be used as two 8-bit transparent latches or a single 16-bit transparent latch. The devices feature two latch enables (1LE and 2LE) and two output enables (1OE and 2OE), each controlling 8-bits. When nLE is HIGH, data at the inputs enter the latches. In this condition the latches are transparent, a latch output will change each time its corresponding D-input changes. When nLE is LOW the latches store the information that was present at the inputs a set-up time preceding the HIGH-to-LOW transition of nLE. A HIGH on nOE causes the outputs to assume a high-impedance OFF-state. Operation of the nOE input does not affect the state of the latches. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.

Bus hold on the data inputs eliminates the need for external pull?-?up resistors to hold unused inputs.

This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.

Features and benefits

  • Automotive product qualification in accordance with AEC-Q100 (Grade 1)

    • Specified from -40 °C to +85 °C and from -40 °C to +125 °C

  • Overvoltage tolerant inputs to 5.5 V

  • Wide supply voltage range from 1.2 V to 3.6 V

  • CMOS low power dissipation

  • MULTIBYTE flow-through standard pinout architecture

  • Multiple low inductance supply pins for minimum noise and ground bounce

  • Direct interface with TTL levels

  • All data inputs have bus hold (74LVCH16373A-Q100 only)

  • IOFF circuitry provides partial Power-down mode operation

  • Complies with JEDEC standards:
    • JESD8-7A (1.65 V to 1.95 V)
    • JESD8-5A (2.3 V to 2.7 V)
    • JESD8-C/JESD36 (2.7 V to 3.6 V)
  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V

    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V

參數(shù)類型

型號 VCC (V) Logic switching levels Output drive capability (mA) tpd (ns) Power dissipation considerations Tamb (°C) Rth(j-a) (K/W) Ψth(j-top) (K/W) Rth(j-c) (K/W) Package name
74LVCH16373ADGG-Q100 1.2?-?3.6 TTL ± 24 3 low -40~125 82 2 37 TSSOP48

PCB Symbol, Footprint and 3D Model

Model Name 描述

封裝

型號 可訂購的器件編號,(訂購碼(12NC)) 狀態(tài) 標示 封裝 外形圖 回流焊/波峰焊 包裝
74LVCH16373ADGG-Q100 74LVCH16373ADGG-QJ
(935304872118)
Active LVCH16373A SOT362-1
TSSOP48
(SOT362-1)
SOT362-1 SSOP-TSSOP-VSO-WAVE
SOT362-1_118

環(huán)境信息

型號 可訂購的器件編號 化學成分 RoHS RHF指示符
74LVCH16373ADGG-Q100 74LVCH16373ADGG-QJ 74LVCH16373ADGG-Q100 rohs rhf rhf
品質(zhì)及可靠性免責聲明

文檔 (11)

文件名稱 標題 類型 日期
74LVC_LVCH16373A_Q100 16-bit D-type transparent latch with 5 V tolerant inputs?/?outputs; 3-state Data sheet 2024-04-23
AN11009 Pin FMEA for LVC family Application note 2019-01-09
AN263 Power considerations when using CMOS and BiCMOS logic devices Application note 2023-02-07
SOT362-1 3D model for products with SOT362-1 package Design support 2020-01-22
lvch16373a lvch16373a IBIS model IBIS model 2013-04-09
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
TSSOP48_SOT362-1_mk plastic, thin shrink small outline package; 48 leads; 0.5 mm pitch; 12.8 mm x 6.1 mm x 1.2 mm body Marcom graphics 2017-01-28
SOT362-1 plastic thin shrink small outline package; 48 leads; body width 6.1 mm Package information 2024-01-05
SOT362-1_118 TSSOP48; Reel pack for SMD, 13''; Q1/T1 product orientation Packing information 2020-04-21
74LVCH16373ADGG-Q100_Nexperia_Product_Reliability 74LVCH16373ADGG-Q100 Nexperia Product Reliability Quality document 2025-03-20
SSOP-TSSOP-VSO-WAVE Footprint for wave soldering Wave soldering 2009-10-08

模型

文件名稱 標題 類型 日期
lvch16373a lvch16373a IBIS model IBIS model 2013-04-09
SOT362-1 3D model for products with SOT362-1 package Design support 2020-01-22

PCB Symbol, Footprint and 3D Model

Model Name 描述

訂購、定價與供貨

型號 Orderable part number Ordering code (12NC) 狀態(tài) 包裝 Packing Quantity 在線購買
74LVCH16373ADGG-Q100 74LVCH16373ADGG-QJ 935304872118 Active SOT362-1_118 2,000 訂單產(chǎn)品

樣品

作為 Nexperia 的客戶,您可以通過我們的銷售機構訂購樣品。

如果您沒有 Nexperia 的直接賬戶,我們的全球和地區(qū)分銷商網(wǎng)絡可為您提供 Nexperia 樣品支持。查看官方經(jīng)銷商列表

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

可訂購部件

型號 可訂購的器件編號 訂購代碼(12NC) 封裝 從經(jīng)銷商處購買
74LVCH16373ADGG-Q100 74LVCH16373ADGG-QJ 935304872118 SOT362-1 訂單產(chǎn)品
懂色av一区二区三区蜜臀| 亚洲精品中文字幕乱女| 国产精品对白久久久久粗| 蜜桃视频一区二区三区在线播放| 亚洲欧美日韩综合激情| 亚洲自拍偷拍色图综合| 日本中文字幕亚洲专区| 丰满少妇被粗大猛进人高清| 国产日韩精品专区一区| 日本欧美一区中文字幕| 一区二区三区观看视频在线| 国产成人一区二区二区三区| 日本av在线观看一区二区| 久久久亚洲熟妇熟女一区二区| 国产精品一区二区日韩新区| 中文字幕一区二区三区久久久| 国产91在线拍揄自揄拍| 蜜桃视频18国产在线观看 | 夜夜草视频在线免费观看| 日韩精品视频在线观看的| 在线免费观看播放视频| 日本特黄特色高清免费大片| 激情偷拍自拍在线观看| 黄色录像一级二级三级| 精品亚洲一区二区三区在线播放 | 中文字幕亚洲精品乱码在线麻豆| 国产在线视频不卡一线路| 亚洲黄色成人免费观看| 99国产综合精品女| 日韩人妻女优中文字幕| 亚洲自拍在线观看视频| 这里只有精品国产999| 国产欧美一区二区三区高清| 黄色大片国产免费永久网站| 亚洲成人有码第一会所| 风韵犹存的丰满岳乱妇| 日韩欧美亚洲国产每日更新| 日本一区二区三区在线| 国内精品久久这里有精品| 中文字幕乱码在线观看一区| 婷婷激情五月国产丝袜|