国产精品白丝啪啪91-国产精品亚洲精品日韩已满-极品少妇露出大乳高潮-欧美日韩大陆精品视频

雙極性晶體管

二極管

ESD保護(hù)、TVS、濾波和信號(hào)調(diào)節(jié)ESD保護(hù)

MOSFET

氮化鎵場(chǎng)效應(yīng)晶體管(GaN FET)

絕緣柵雙極晶體管(IGBTs)

模擬和邏輯IC

汽車應(yīng)用認(rèn)證產(chǎn)品(AEC-Q100/Q101)

74ALVCH16823DL

18-bit bus-interface D-type flip-flop with reset and enable; 3-state

The 74ALVCH16823 is an 18-bit edge-triggered flip-flop featuring separate D-type inputs for each flip-flop and 3-state outputs for bus oriented applications. Incorporates bushold data inputs which eliminate the need for external pull-up resistors to hold unused inputs. The 74ALVCH16823 consists of two sections of nine edge-triggered flip-flops. A clock (nCP) input, an output-enable (nOE) input, a master reset (nMR) input and a clock-enable (nCE) input are provided for each total 9-bit section.

With the clock-enable (nCE) input LOW, the D-type flip-flops will store the state of their individual nDn-inputs that meet the set-up and hold time requirements on the LOW?-?to?-?HIGH nCP transition. Taking nCE HIGH disables the clock buffer, thus latching the outputs. Taking the master reset (nMR) input LOW causes all the nQn outputs to go LOW independently of the clock.

When nOE is LOW, the contents of the flip-flops are available at the outputs. When the nOE is HIGH, the outputs go to the high impedance OFF-state. Operation of the nOE input does not affect the state of flip-flops.

Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level.

此產(chǎn)品已停產(chǎn)

Features and benefits

  • Wide supply voltage range from 1.2 V to 3.6 V

  • CMOS low-power consumption

  • Direct interface with TTL levels

  • Current drive ± 24 mA at 3.0 V

  • MULTIBYTE? flow-through standard pin-out architecture

  • Low inductance multiple VCC and GND pins for minimum noise and ground bounce

  • Output drive capability 50 ? transmission lines at 85°C

  • All data inputs have bushold

  • Complies with JEDEC standard no. 8-1A

  • Complies with JEDEC standards:

    • JESD8-5 (2.3 V to 2.7 V)

    • JESD8B/JESD36 (2.7 V to 3.6 V)

  • ESD protection:

    • HBM: ANSI/ESDA/JEDEC JS-001 class 2 exceeds 2000 V
    • CDM: ANSI/ESDA/JEDEC JS-002 class C3 exceeds 1000 V
  • Specified from -40 °C to +85 °C

參數(shù)類型

型號(hào) Package name
74ALVCH16823DL SSOP56

封裝

下表中的所有產(chǎn)品型號(hào)均已停產(chǎn) 。

型號(hào) 可訂購的器件編號(hào),(訂購碼(12NC)) 狀態(tài) 標(biāo)示 封裝 外形圖 回流焊/波峰焊 包裝
74ALVCH16823DL 74ALVCH16823DL,112
(935259020112)
Obsolete ALVCH16823 Standard Procedure Standard Procedure SOT371-1
SSOP56
(SOT371-1)
SOT371-1 SSOP-TSSOP-VSO-REFLOW
SSOP-TSSOP-VSO-WAVE
暫無信息
74ALVCH16823DL,118
(935259020118)
Obsolete ALVCH16823 Standard Procedure Standard Procedure 暫無信息
74ALVCH16823DL,512
(935259020512)
Obsolete ALVCH16823 Standard Procedure Standard Procedure 暫無信息
74ALVCH16823DL,518
(935259020518)
Obsolete ALVCH16823 Standard Procedure Standard Procedure 暫無信息

環(huán)境信息

下表中的所有產(chǎn)品型號(hào)均已停產(chǎn) 。

型號(hào) 可訂購的器件編號(hào) 化學(xué)成分 RoHS RHF指示符
74ALVCH16823DL 74ALVCH16823DL,112 74ALVCH16823DL rhf
74ALVCH16823DL 74ALVCH16823DL,118 74ALVCH16823DL rhf
74ALVCH16823DL 74ALVCH16823DL,512 74ALVCH16823DL rohs rhf rhf
74ALVCH16823DL 74ALVCH16823DL,518 74ALVCH16823DL rohs rhf rhf
品質(zhì)及可靠性免責(zé)聲明

文檔 (7)

文件名稱 標(biāo)題 類型 日期
74ALVCH16823 18-bit bus-interface D-type flip-flop with reset and enable; 3-state Data sheet 2024-07-09
AN90063 Questions about package outline drawings Application note 2025-03-12
alvch16823 alvch16823 IBIS model IBIS model 2013-04-08
Nexperia_package_poster Nexperia package poster Leaflet 2020-05-15
SOT371-1 plastic, shrink small outline package; 56 leads; 0.635 mm pitch; 18.45 mm x 7.5 mm x 2.8 mm body Package information 2020-04-21
SSOP-TSSOP-VSO-REFLOW Footprint for reflow soldering Reflow soldering 2009-10-08
SSOP-TSSOP-VSO-WAVE Footprint for wave soldering Wave soldering 2009-10-08

支持

如果您需要設(shè)計(jì)/技術(shù)支持,請(qǐng)告知我們并填寫 應(yīng)答表 我們會(huì)盡快回復(fù)您。


Longevity

The Nexperia Longevity Program is aimed to provide our customers information from time to time about the expected time that our products can be ordered. The NLP is reviewed and updated regularly by our Executive Management Team. View our longevity program here.


模型

文件名稱 標(biāo)題 類型 日期
alvch16823 alvch16823 IBIS model IBIS model 2013-04-08

How does it work?

The interactive datasheets are based on the Nexperia MOSFET precision electrothermal models. With our interactive datasheets you can simply specify your own conditions interactively. Start by changing the values of the conditions. You can do this by using the sliders in the condition fields. By dragging the sliders you will see how the MOSFET will perform at the new conditions set.

一区二区三区在线日本| 日本精品免费专区在线观看| 亚洲中文字幕女同系列av专区| 国产精品一区寸止挑战| 国产欧美日韩经典一区| 自拍偷拍欧美日韩第一页| 国产成人91久久麻豆视频| 家庭乱码伦区中文字幕在线| 日韩av手机在线不卡| 视频在线观看播放免费| 日本在线无乱码中文字幕| 国产麻豆乱码精品一区二区三区| 六月丁香花五月婷婷| 日韩av黄色制服在线网站| 国产高清精品在线观看| av天堂在线观看网站| 国产饥渴熟女在线三区| 亚洲激情午夜av在线| 亚洲国产精品成人久久综合影院| 日韩精品有码在线视频免费观看 | 四虎精品国产一区二区三区| 日韩免费av在线观看| 最新日本人妻中文字幕| 国产免费一区二区在线视频观看| 粉嫩av蜜臀一区二区三区| 免费播放成人大片视频| 色多天堂网视频在线观看| 中文字幕人妻少妇一区二区| 91久久精品国产91性色69| 成人免费视频观看国产| 国产一区二区三区免费有码视频| 少妇高潮免费看少妇高潮| 97精品免费在线观看| 丝袜美腿亚洲一区在线| 少妇38p高潮在线| 激情亚洲欧美日韩精品| 人妻中文字幕精品系列| 亚洲精av一区二区三区| 日韩不卡一区二区三区在线观看| 激情毛片av在线免费看| 欧美激情片免费在线观看|